Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
29417684 |
29244073 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29417684 |
29244073 |
0 |
0 |
T1 |
11732 |
11646 |
0 |
0 |
T2 |
106875 |
106784 |
0 |
0 |
T3 |
4166 |
4088 |
0 |
0 |
T4 |
58294 |
58226 |
0 |
0 |
T5 |
8502 |
8364 |
0 |
0 |
T15 |
24413 |
24294 |
0 |
0 |
T16 |
30345 |
30254 |
0 |
0 |
T17 |
3155 |
3061 |
0 |
0 |
T18 |
2173 |
2091 |
0 |
0 |
T19 |
3110 |
3047 |
0 |
0 |