Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
867 |
867 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
29417684 |
29244073 |
0 |
0 |
| T1 |
11732 |
11646 |
0 |
0 |
| T2 |
106875 |
106784 |
0 |
0 |
| T3 |
4166 |
4088 |
0 |
0 |
| T4 |
58294 |
58226 |
0 |
0 |
| T5 |
8502 |
8364 |
0 |
0 |
| T15 |
24413 |
24294 |
0 |
0 |
| T16 |
30345 |
30254 |
0 |
0 |
| T17 |
3155 |
3061 |
0 |
0 |
| T18 |
2173 |
2091 |
0 |
0 |
| T19 |
3110 |
3047 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
29417684 |
29236735 |
0 |
2601 |
| T1 |
11732 |
11643 |
0 |
3 |
| T2 |
106875 |
106781 |
0 |
3 |
| T3 |
4166 |
4085 |
0 |
3 |
| T4 |
58294 |
58223 |
0 |
3 |
| T5 |
8502 |
8358 |
0 |
3 |
| T15 |
24413 |
24276 |
0 |
3 |
| T16 |
30345 |
30251 |
0 |
3 |
| T17 |
3155 |
3058 |
0 |
3 |
| T18 |
2173 |
2088 |
0 |
3 |
| T19 |
3110 |
3044 |
0 |
3 |