Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
869 |
869 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24321345 |
24157148 |
0 |
0 |
| T1 |
3242 |
3166 |
0 |
0 |
| T2 |
6579 |
6507 |
0 |
0 |
| T3 |
5176 |
5108 |
0 |
0 |
| T4 |
5087 |
5026 |
0 |
0 |
| T5 |
165300 |
151488 |
0 |
0 |
| T13 |
5869 |
5794 |
0 |
0 |
| T14 |
4251 |
4135 |
0 |
0 |
| T15 |
28146 |
28071 |
0 |
0 |
| T16 |
13682 |
13611 |
0 |
0 |
| T17 |
6519 |
6424 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24321345 |
24150245 |
0 |
2607 |
| T1 |
3242 |
3163 |
0 |
3 |
| T2 |
6579 |
6504 |
0 |
3 |
| T3 |
5176 |
5105 |
0 |
3 |
| T4 |
5087 |
5023 |
0 |
3 |
| T5 |
165300 |
150945 |
0 |
3 |
| T13 |
5869 |
5791 |
0 |
3 |
| T14 |
4251 |
4129 |
0 |
3 |
| T15 |
28146 |
28068 |
0 |
3 |
| T16 |
13682 |
13608 |
0 |
3 |
| T17 |
6519 |
6421 |
0 |
3 |