Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
870 |
870 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28899879 |
28739512 |
0 |
0 |
| T1 |
3059 |
2910 |
0 |
0 |
| T2 |
8410 |
8331 |
0 |
0 |
| T3 |
6446 |
6372 |
0 |
0 |
| T4 |
25152 |
25015 |
0 |
0 |
| T5 |
878196 |
864679 |
0 |
0 |
| T13 |
8775 |
8717 |
0 |
0 |
| T14 |
6942 |
6859 |
0 |
0 |
| T15 |
4689 |
4611 |
0 |
0 |
| T16 |
27137 |
27046 |
0 |
0 |
| T17 |
63861 |
63761 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28899879 |
28732741 |
0 |
2610 |
| T1 |
3059 |
2904 |
0 |
3 |
| T2 |
8410 |
8328 |
0 |
3 |
| T3 |
6446 |
6369 |
0 |
3 |
| T4 |
25152 |
25009 |
0 |
3 |
| T5 |
878196 |
864136 |
0 |
3 |
| T13 |
8775 |
8714 |
0 |
3 |
| T14 |
6942 |
6856 |
0 |
3 |
| T15 |
4689 |
4608 |
0 |
3 |
| T16 |
27137 |
27043 |
0 |
3 |
| T17 |
63861 |
63758 |
0 |
3 |