Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
27167990 |
27010124 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27167990 |
27010124 |
0 |
0 |
T1 |
741 |
662 |
0 |
0 |
T2 |
7582 |
7529 |
0 |
0 |
T3 |
13043 |
12895 |
0 |
0 |
T4 |
41639 |
41544 |
0 |
0 |
T5 |
18457 |
18380 |
0 |
0 |
T15 |
15058 |
14991 |
0 |
0 |
T16 |
3472 |
3403 |
0 |
0 |
T17 |
63478 |
63384 |
0 |
0 |
T18 |
858 |
787 |
0 |
0 |
T19 |
13821 |
13641 |
0 |
0 |