Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
859 |
859 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27167990 |
27010124 |
0 |
0 |
| T1 |
741 |
662 |
0 |
0 |
| T2 |
7582 |
7529 |
0 |
0 |
| T3 |
13043 |
12895 |
0 |
0 |
| T4 |
41639 |
41544 |
0 |
0 |
| T5 |
18457 |
18380 |
0 |
0 |
| T15 |
15058 |
14991 |
0 |
0 |
| T16 |
3472 |
3403 |
0 |
0 |
| T17 |
63478 |
63384 |
0 |
0 |
| T18 |
858 |
787 |
0 |
0 |
| T19 |
13821 |
13641 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27167990 |
27003611 |
0 |
2577 |
| T1 |
741 |
659 |
0 |
3 |
| T2 |
7582 |
7526 |
0 |
3 |
| T3 |
13043 |
12889 |
0 |
3 |
| T4 |
41639 |
41541 |
0 |
3 |
| T5 |
18457 |
18377 |
0 |
3 |
| T15 |
15058 |
14988 |
0 |
3 |
| T16 |
3472 |
3400 |
0 |
3 |
| T17 |
63478 |
63381 |
0 |
3 |
| T18 |
858 |
784 |
0 |
3 |
| T19 |
13821 |
13635 |
0 |
3 |