Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
28769104 |
28603080 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28769104 |
28603080 |
0 |
0 |
T1 |
25476 |
25414 |
0 |
0 |
T2 |
7356 |
7292 |
0 |
0 |
T3 |
7756 |
7699 |
0 |
0 |
T4 |
35205 |
28246 |
0 |
0 |
T11 |
6691 |
6615 |
0 |
0 |
T12 |
21395 |
21303 |
0 |
0 |
T13 |
5583 |
5528 |
0 |
0 |
T14 |
11444 |
11391 |
0 |
0 |
T15 |
7748 |
7688 |
0 |
0 |
T16 |
13324 |
13245 |
0 |
0 |