Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
867 |
867 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28769104 |
28603080 |
0 |
0 |
| T1 |
25476 |
25414 |
0 |
0 |
| T2 |
7356 |
7292 |
0 |
0 |
| T3 |
7756 |
7699 |
0 |
0 |
| T4 |
35205 |
28246 |
0 |
0 |
| T11 |
6691 |
6615 |
0 |
0 |
| T12 |
21395 |
21303 |
0 |
0 |
| T13 |
5583 |
5528 |
0 |
0 |
| T14 |
11444 |
11391 |
0 |
0 |
| T15 |
7748 |
7688 |
0 |
0 |
| T16 |
13324 |
13245 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28769104 |
28595910 |
0 |
2601 |
| T1 |
25476 |
25411 |
0 |
3 |
| T2 |
7356 |
7289 |
0 |
3 |
| T3 |
7756 |
7696 |
0 |
3 |
| T4 |
35205 |
27973 |
0 |
3 |
| T11 |
6691 |
6612 |
0 |
3 |
| T12 |
21395 |
21300 |
0 |
3 |
| T13 |
5583 |
5525 |
0 |
3 |
| T14 |
11444 |
11388 |
0 |
3 |
| T15 |
7748 |
7685 |
0 |
3 |
| T16 |
13324 |
13242 |
0 |
3 |