Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
869 |
869 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27001893 |
26847857 |
0 |
0 |
| T1 |
1463 |
1373 |
0 |
0 |
| T2 |
13944 |
13886 |
0 |
0 |
| T3 |
1992 |
1913 |
0 |
0 |
| T4 |
21464 |
21394 |
0 |
0 |
| T5 |
5973 |
5923 |
0 |
0 |
| T6 |
7676 |
7536 |
0 |
0 |
| T14 |
15906 |
15852 |
0 |
0 |
| T15 |
28106 |
28044 |
0 |
0 |
| T16 |
4907 |
4845 |
0 |
0 |
| T17 |
14494 |
14437 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27001893 |
26841242 |
0 |
2607 |
| T1 |
1463 |
1370 |
0 |
3 |
| T2 |
13944 |
13883 |
0 |
3 |
| T3 |
1992 |
1910 |
0 |
3 |
| T4 |
21464 |
21391 |
0 |
3 |
| T5 |
5973 |
5920 |
0 |
3 |
| T6 |
7676 |
7530 |
0 |
3 |
| T14 |
15906 |
15849 |
0 |
3 |
| T15 |
28106 |
28041 |
0 |
3 |
| T16 |
4907 |
4842 |
0 |
3 |
| T17 |
14494 |
14434 |
0 |
3 |