Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
30479746 |
30312987 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30479746 |
30312987 |
0 |
0 |
T1 |
2792 |
2648 |
0 |
0 |
T2 |
6637 |
6570 |
0 |
0 |
T3 |
211635 |
211545 |
0 |
0 |
T12 |
35225 |
35133 |
0 |
0 |
T13 |
12176 |
12032 |
0 |
0 |
T14 |
92864 |
92766 |
0 |
0 |
T15 |
6522 |
6369 |
0 |
0 |
T16 |
2753 |
2691 |
0 |
0 |
T17 |
8410 |
8335 |
0 |
0 |
T18 |
6059 |
5908 |
0 |
0 |