Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
870 |
870 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30479746 |
30312987 |
0 |
0 |
| T1 |
2792 |
2648 |
0 |
0 |
| T2 |
6637 |
6570 |
0 |
0 |
| T3 |
211635 |
211545 |
0 |
0 |
| T12 |
35225 |
35133 |
0 |
0 |
| T13 |
12176 |
12032 |
0 |
0 |
| T14 |
92864 |
92766 |
0 |
0 |
| T15 |
6522 |
6369 |
0 |
0 |
| T16 |
2753 |
2691 |
0 |
0 |
| T17 |
8410 |
8335 |
0 |
0 |
| T18 |
6059 |
5908 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30479746 |
30305946 |
0 |
2610 |
| T1 |
2792 |
2642 |
0 |
3 |
| T2 |
6637 |
6567 |
0 |
3 |
| T3 |
211635 |
211542 |
0 |
3 |
| T12 |
35225 |
35130 |
0 |
3 |
| T13 |
12176 |
12026 |
0 |
3 |
| T14 |
92864 |
92763 |
0 |
3 |
| T15 |
6522 |
6363 |
0 |
3 |
| T16 |
2753 |
2688 |
0 |
3 |
| T17 |
8410 |
8332 |
0 |
3 |
| T18 |
6059 |
5902 |
0 |
3 |