Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
23441477 |
23275230 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23441477 |
23275230 |
0 |
0 |
T1 |
24182 |
24065 |
0 |
0 |
T2 |
113275 |
111717 |
0 |
0 |
T3 |
4583 |
4519 |
0 |
0 |
T13 |
77194 |
77142 |
0 |
0 |
T14 |
14859 |
14807 |
0 |
0 |
T15 |
3641 |
3558 |
0 |
0 |
T16 |
38410 |
38357 |
0 |
0 |
T17 |
8371 |
8290 |
0 |
0 |
T18 |
18810 |
18735 |
0 |
0 |
T19 |
13373 |
13278 |
0 |
0 |