Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
870 |
870 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23441477 |
23275230 |
0 |
0 |
| T1 |
24182 |
24065 |
0 |
0 |
| T2 |
113275 |
111717 |
0 |
0 |
| T3 |
4583 |
4519 |
0 |
0 |
| T13 |
77194 |
77142 |
0 |
0 |
| T14 |
14859 |
14807 |
0 |
0 |
| T15 |
3641 |
3558 |
0 |
0 |
| T16 |
38410 |
38357 |
0 |
0 |
| T17 |
8371 |
8290 |
0 |
0 |
| T18 |
18810 |
18735 |
0 |
0 |
| T19 |
13373 |
13278 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23441477 |
23268105 |
0 |
2610 |
| T1 |
24182 |
24047 |
0 |
3 |
| T2 |
113275 |
111660 |
0 |
3 |
| T3 |
4583 |
4516 |
0 |
3 |
| T13 |
77194 |
77139 |
0 |
3 |
| T14 |
14859 |
14804 |
0 |
3 |
| T15 |
3641 |
3555 |
0 |
3 |
| T16 |
38410 |
38354 |
0 |
3 |
| T17 |
8371 |
8287 |
0 |
3 |
| T18 |
18810 |
18732 |
0 |
3 |
| T19 |
13373 |
13275 |
0 |
3 |