Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
27882864 |
27707915 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27882864 |
27707915 |
0 |
0 |
T1 |
6928 |
6859 |
0 |
0 |
T2 |
2998 |
2911 |
0 |
0 |
T3 |
93541 |
93164 |
0 |
0 |
T4 |
7168 |
7096 |
0 |
0 |
T14 |
8419 |
8291 |
0 |
0 |
T15 |
3544 |
3483 |
0 |
0 |
T16 |
18573 |
18488 |
0 |
0 |
T17 |
1186 |
1106 |
0 |
0 |
T18 |
9925 |
9827 |
0 |
0 |
T19 |
5367 |
5304 |
0 |
0 |