Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
873 |
873 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27882864 |
27707915 |
0 |
0 |
| T1 |
6928 |
6859 |
0 |
0 |
| T2 |
2998 |
2911 |
0 |
0 |
| T3 |
93541 |
93164 |
0 |
0 |
| T4 |
7168 |
7096 |
0 |
0 |
| T14 |
8419 |
8291 |
0 |
0 |
| T15 |
3544 |
3483 |
0 |
0 |
| T16 |
18573 |
18488 |
0 |
0 |
| T17 |
1186 |
1106 |
0 |
0 |
| T18 |
9925 |
9827 |
0 |
0 |
| T19 |
5367 |
5304 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27882864 |
27700346 |
0 |
2619 |
| T1 |
6928 |
6856 |
0 |
3 |
| T2 |
2998 |
2908 |
0 |
3 |
| T3 |
93541 |
93146 |
0 |
3 |
| T4 |
7168 |
7093 |
0 |
3 |
| T14 |
8419 |
8285 |
0 |
3 |
| T15 |
3544 |
3480 |
0 |
3 |
| T16 |
18573 |
18485 |
0 |
3 |
| T17 |
1186 |
1103 |
0 |
3 |
| T18 |
9925 |
9824 |
0 |
3 |
| T19 |
5367 |
5301 |
0 |
3 |