Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
26395229 |
26235350 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26395229 |
26235350 |
0 |
0 |
T1 |
5251 |
5166 |
0 |
0 |
T2 |
15669 |
15615 |
0 |
0 |
T3 |
6048 |
5988 |
0 |
0 |
T4 |
4022 |
3869 |
0 |
0 |
T13 |
24022 |
23952 |
0 |
0 |
T14 |
22501 |
22412 |
0 |
0 |
T15 |
2921 |
2836 |
0 |
0 |
T16 |
1102 |
1049 |
0 |
0 |
T17 |
109713 |
109571 |
0 |
0 |
T18 |
2906 |
2760 |
0 |
0 |