Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
871 |
871 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26395229 |
26235350 |
0 |
0 |
| T1 |
5251 |
5166 |
0 |
0 |
| T2 |
15669 |
15615 |
0 |
0 |
| T3 |
6048 |
5988 |
0 |
0 |
| T4 |
4022 |
3869 |
0 |
0 |
| T13 |
24022 |
23952 |
0 |
0 |
| T14 |
22501 |
22412 |
0 |
0 |
| T15 |
2921 |
2836 |
0 |
0 |
| T16 |
1102 |
1049 |
0 |
0 |
| T17 |
109713 |
109571 |
0 |
0 |
| T18 |
2906 |
2760 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26395229 |
26228534 |
0 |
2613 |
| T1 |
5251 |
5163 |
0 |
3 |
| T2 |
15669 |
15612 |
0 |
3 |
| T3 |
6048 |
5985 |
0 |
3 |
| T4 |
4022 |
3863 |
0 |
3 |
| T13 |
24022 |
23949 |
0 |
3 |
| T14 |
22501 |
22409 |
0 |
3 |
| T15 |
2921 |
2833 |
0 |
3 |
| T16 |
1102 |
1046 |
0 |
3 |
| T17 |
109713 |
109565 |
0 |
3 |
| T18 |
2906 |
2754 |
0 |
3 |