Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
35033599 |
34866605 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35033599 |
34866605 |
0 |
0 |
T1 |
7454 |
7364 |
0 |
0 |
T2 |
9278 |
9225 |
0 |
0 |
T3 |
3927 |
3858 |
0 |
0 |
T4 |
12556 |
12496 |
0 |
0 |
T5 |
4027 |
3969 |
0 |
0 |
T14 |
1633 |
1540 |
0 |
0 |
T15 |
18480 |
18384 |
0 |
0 |
T16 |
5136 |
5073 |
0 |
0 |
T17 |
4645 |
4562 |
0 |
0 |
T18 |
11138 |
11083 |
0 |
0 |