Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
869 |
869 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35033599 |
34866605 |
0 |
0 |
| T1 |
7454 |
7364 |
0 |
0 |
| T2 |
9278 |
9225 |
0 |
0 |
| T3 |
3927 |
3858 |
0 |
0 |
| T4 |
12556 |
12496 |
0 |
0 |
| T5 |
4027 |
3969 |
0 |
0 |
| T14 |
1633 |
1540 |
0 |
0 |
| T15 |
18480 |
18384 |
0 |
0 |
| T16 |
5136 |
5073 |
0 |
0 |
| T17 |
4645 |
4562 |
0 |
0 |
| T18 |
11138 |
11083 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35033599 |
34859585 |
0 |
2607 |
| T1 |
7454 |
7361 |
0 |
3 |
| T2 |
9278 |
9222 |
0 |
3 |
| T3 |
3927 |
3855 |
0 |
3 |
| T4 |
12556 |
12493 |
0 |
3 |
| T5 |
4027 |
3966 |
0 |
3 |
| T14 |
1633 |
1537 |
0 |
3 |
| T15 |
18480 |
18381 |
0 |
3 |
| T16 |
5136 |
5070 |
0 |
3 |
| T17 |
4645 |
4559 |
0 |
3 |
| T18 |
11138 |
11080 |
0 |
3 |