Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
26627898 |
26470863 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26627898 |
26470863 |
0 |
0 |
T1 |
161587 |
161492 |
0 |
0 |
T2 |
18295 |
18217 |
0 |
0 |
T3 |
31107 |
31034 |
0 |
0 |
T12 |
5906 |
5816 |
0 |
0 |
T13 |
2632 |
2500 |
0 |
0 |
T14 |
4067 |
3997 |
0 |
0 |
T15 |
17648 |
17594 |
0 |
0 |
T16 |
3465 |
3296 |
0 |
0 |
T17 |
37026 |
36872 |
0 |
0 |
T18 |
2458 |
2406 |
0 |
0 |