Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
868 |
868 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26627898 |
26470863 |
0 |
0 |
| T1 |
161587 |
161492 |
0 |
0 |
| T2 |
18295 |
18217 |
0 |
0 |
| T3 |
31107 |
31034 |
0 |
0 |
| T12 |
5906 |
5816 |
0 |
0 |
| T13 |
2632 |
2500 |
0 |
0 |
| T14 |
4067 |
3997 |
0 |
0 |
| T15 |
17648 |
17594 |
0 |
0 |
| T16 |
3465 |
3296 |
0 |
0 |
| T17 |
37026 |
36872 |
0 |
0 |
| T18 |
2458 |
2406 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26627898 |
26464074 |
0 |
2604 |
| T1 |
161587 |
161489 |
0 |
3 |
| T2 |
18295 |
18214 |
0 |
3 |
| T3 |
31107 |
31031 |
0 |
3 |
| T12 |
5906 |
5813 |
0 |
3 |
| T13 |
2632 |
2494 |
0 |
3 |
| T14 |
4067 |
3994 |
0 |
3 |
| T15 |
17648 |
17591 |
0 |
3 |
| T16 |
3465 |
3290 |
0 |
3 |
| T17 |
37026 |
36866 |
0 |
3 |
| T18 |
2458 |
2403 |
0 |
3 |