Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
858 |
858 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23964127 |
23791050 |
0 |
0 |
| T1 |
5092 |
5018 |
0 |
0 |
| T2 |
2722 |
2626 |
0 |
0 |
| T3 |
13159 |
12984 |
0 |
0 |
| T4 |
9288 |
9198 |
0 |
0 |
| T5 |
92612 |
85640 |
0 |
0 |
| T13 |
5216 |
5056 |
0 |
0 |
| T14 |
27787 |
27724 |
0 |
0 |
| T15 |
11652 |
11602 |
0 |
0 |
| T16 |
11345 |
11253 |
0 |
0 |
| T17 |
8938 |
8813 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23964127 |
23783862 |
0 |
2574 |
| T1 |
5092 |
5015 |
0 |
3 |
| T2 |
2722 |
2623 |
0 |
3 |
| T3 |
13159 |
12978 |
0 |
3 |
| T4 |
9288 |
9195 |
0 |
3 |
| T5 |
92612 |
85367 |
0 |
3 |
| T13 |
5216 |
5050 |
0 |
3 |
| T14 |
27787 |
27721 |
0 |
3 |
| T15 |
11652 |
11599 |
0 |
3 |
| T16 |
11345 |
11250 |
0 |
3 |
| T17 |
8938 |
8807 |
0 |
3 |