Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
873 |
873 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
29122320 |
28952388 |
0 |
0 |
| T1 |
12029 |
11939 |
0 |
0 |
| T2 |
1374 |
1282 |
0 |
0 |
| T3 |
28273 |
28153 |
0 |
0 |
| T4 |
6102 |
6015 |
0 |
0 |
| T5 |
8115 |
8045 |
0 |
0 |
| T13 |
103603 |
103518 |
0 |
0 |
| T14 |
4513 |
4456 |
0 |
0 |
| T15 |
4902 |
4803 |
0 |
0 |
| T16 |
100598 |
100504 |
0 |
0 |
| T17 |
14344 |
14187 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
29122320 |
28945140 |
0 |
2619 |
| T1 |
12029 |
11936 |
0 |
3 |
| T2 |
1374 |
1279 |
0 |
3 |
| T3 |
28273 |
28147 |
0 |
3 |
| T4 |
6102 |
6012 |
0 |
3 |
| T5 |
8115 |
8042 |
0 |
3 |
| T13 |
103603 |
103515 |
0 |
3 |
| T14 |
4513 |
4453 |
0 |
3 |
| T15 |
4902 |
4800 |
0 |
3 |
| T16 |
100598 |
100501 |
0 |
3 |
| T17 |
14344 |
14181 |
0 |
3 |