Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
25097741 |
24925688 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25097741 |
24925688 |
0 |
0 |
T1 |
6207 |
6122 |
0 |
0 |
T2 |
79054 |
78960 |
0 |
0 |
T3 |
122821 |
122738 |
0 |
0 |
T12 |
10760 |
10593 |
0 |
0 |
T13 |
4473 |
4398 |
0 |
0 |
T14 |
3472 |
3415 |
0 |
0 |
T15 |
14011 |
13944 |
0 |
0 |
T16 |
8096 |
8007 |
0 |
0 |
T17 |
6602 |
6542 |
0 |
0 |
T18 |
4247 |
4168 |
0 |
0 |