Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
28104604 |
27930521 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28104604 |
27930521 |
0 |
0 |
| T1 |
33145 |
33047 |
0 |
0 |
| T2 |
15565 |
15492 |
0 |
0 |
| T3 |
306324 |
305281 |
0 |
0 |
| T13 |
16621 |
16494 |
0 |
0 |
| T14 |
7279 |
7224 |
0 |
0 |
| T15 |
31482 |
31425 |
0 |
0 |
| T16 |
16334 |
16249 |
0 |
0 |
| T17 |
63696 |
62276 |
0 |
0 |
| T18 |
1912 |
1812 |
0 |
0 |
| T19 |
5459 |
5364 |
0 |
0 |