Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
864 |
864 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28104604 |
27930521 |
0 |
0 |
| T1 |
33145 |
33047 |
0 |
0 |
| T2 |
15565 |
15492 |
0 |
0 |
| T3 |
306324 |
305281 |
0 |
0 |
| T13 |
16621 |
16494 |
0 |
0 |
| T14 |
7279 |
7224 |
0 |
0 |
| T15 |
31482 |
31425 |
0 |
0 |
| T16 |
16334 |
16249 |
0 |
0 |
| T17 |
63696 |
62276 |
0 |
0 |
| T18 |
1912 |
1812 |
0 |
0 |
| T19 |
5459 |
5364 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28104604 |
27923165 |
0 |
2592 |
| T1 |
33145 |
33044 |
0 |
3 |
| T2 |
15565 |
15489 |
0 |
3 |
| T3 |
306324 |
305236 |
0 |
3 |
| T13 |
16621 |
16488 |
0 |
3 |
| T14 |
7279 |
7221 |
0 |
3 |
| T15 |
31482 |
31422 |
0 |
3 |
| T16 |
16334 |
16246 |
0 |
3 |
| T17 |
63696 |
62222 |
0 |
3 |
| T18 |
1912 |
1809 |
0 |
3 |
| T19 |
5459 |
5361 |
0 |
3 |