Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
870 |
870 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25045131 |
24867682 |
0 |
0 |
| T1 |
2046 |
1904 |
0 |
0 |
| T2 |
13143 |
13054 |
0 |
0 |
| T3 |
9176 |
9113 |
0 |
0 |
| T4 |
17839 |
17773 |
0 |
0 |
| T13 |
156027 |
155936 |
0 |
0 |
| T14 |
17693 |
17615 |
0 |
0 |
| T15 |
29657 |
29580 |
0 |
0 |
| T16 |
12886 |
12716 |
0 |
0 |
| T17 |
89493 |
89416 |
0 |
0 |
| T18 |
11642 |
11547 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25045131 |
24860167 |
0 |
2610 |
| T1 |
2046 |
1898 |
0 |
3 |
| T2 |
13143 |
13051 |
0 |
3 |
| T3 |
9176 |
9110 |
0 |
3 |
| T4 |
17839 |
17770 |
0 |
3 |
| T13 |
156027 |
155933 |
0 |
3 |
| T14 |
17693 |
17612 |
0 |
3 |
| T15 |
29657 |
29577 |
0 |
3 |
| T16 |
12886 |
12710 |
0 |
3 |
| T17 |
89493 |
89413 |
0 |
3 |
| T18 |
11642 |
11544 |
0 |
3 |