Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
870 |
870 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27910034 |
27743135 |
0 |
0 |
| T1 |
2194 |
2136 |
0 |
0 |
| T2 |
16362 |
16306 |
0 |
0 |
| T3 |
4940 |
4842 |
0 |
0 |
| T4 |
73408 |
73334 |
0 |
0 |
| T5 |
49159 |
47881 |
0 |
0 |
| T13 |
17314 |
17236 |
0 |
0 |
| T14 |
39053 |
38989 |
0 |
0 |
| T15 |
2367 |
2302 |
0 |
0 |
| T16 |
2568 |
2494 |
0 |
0 |
| T17 |
10630 |
10547 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27910034 |
27736088 |
0 |
2610 |
| T1 |
2194 |
2133 |
0 |
3 |
| T2 |
16362 |
16303 |
0 |
3 |
| T3 |
4940 |
4839 |
0 |
3 |
| T4 |
73408 |
73331 |
0 |
3 |
| T5 |
49159 |
47830 |
0 |
3 |
| T13 |
17314 |
17233 |
0 |
3 |
| T14 |
39053 |
38986 |
0 |
3 |
| T15 |
2367 |
2299 |
0 |
3 |
| T16 |
2568 |
2491 |
0 |
3 |
| T17 |
10630 |
10544 |
0 |
3 |