Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
872 |
872 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28183348 |
28033153 |
0 |
0 |
| T1 |
17799 |
17739 |
0 |
0 |
| T2 |
2733 |
2666 |
0 |
0 |
| T3 |
5273 |
5131 |
0 |
0 |
| T4 |
10519 |
10431 |
0 |
0 |
| T5 |
7386 |
7257 |
0 |
0 |
| T15 |
8412 |
8340 |
0 |
0 |
| T16 |
854 |
759 |
0 |
0 |
| T17 |
985 |
890 |
0 |
0 |
| T18 |
8978 |
8926 |
0 |
0 |
| T19 |
9026 |
8943 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28183348 |
28026730 |
0 |
2616 |
| T1 |
17799 |
17736 |
0 |
3 |
| T2 |
2733 |
2663 |
0 |
3 |
| T3 |
5273 |
5125 |
0 |
3 |
| T4 |
10519 |
10428 |
0 |
3 |
| T5 |
7386 |
7251 |
0 |
3 |
| T15 |
8412 |
8337 |
0 |
3 |
| T16 |
854 |
756 |
0 |
3 |
| T17 |
985 |
887 |
0 |
3 |
| T18 |
8978 |
8923 |
0 |
3 |
| T19 |
9026 |
8940 |
0 |
3 |