Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
874 |
874 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25196235 |
25037167 |
0 |
0 |
| T1 |
5387 |
5256 |
0 |
0 |
| T2 |
161942 |
161881 |
0 |
0 |
| T3 |
2389 |
2327 |
0 |
0 |
| T4 |
5338 |
5259 |
0 |
0 |
| T14 |
1963 |
1881 |
0 |
0 |
| T15 |
7520 |
7470 |
0 |
0 |
| T16 |
17018 |
16924 |
0 |
0 |
| T17 |
9954 |
9901 |
0 |
0 |
| T18 |
12911 |
12824 |
0 |
0 |
| T19 |
35567 |
35077 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25196235 |
25030213 |
0 |
2622 |
| T1 |
5387 |
5250 |
0 |
3 |
| T2 |
161942 |
161878 |
0 |
3 |
| T3 |
2389 |
2324 |
0 |
3 |
| T4 |
5338 |
5256 |
0 |
3 |
| T14 |
1963 |
1878 |
0 |
3 |
| T15 |
7520 |
7467 |
0 |
3 |
| T16 |
17018 |
16921 |
0 |
3 |
| T17 |
9954 |
9898 |
0 |
3 |
| T18 |
12911 |
12821 |
0 |
3 |
| T19 |
35567 |
35044 |
0 |
3 |