Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
880 |
880 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21480283 |
21311729 |
0 |
0 |
| T1 |
12382 |
12293 |
0 |
0 |
| T2 |
4087 |
3919 |
0 |
0 |
| T3 |
1877 |
1811 |
0 |
0 |
| T10 |
49974 |
42917 |
0 |
0 |
| T13 |
3905 |
3826 |
0 |
0 |
| T14 |
829 |
752 |
0 |
0 |
| T15 |
7077 |
6918 |
0 |
0 |
| T16 |
5815 |
5732 |
0 |
0 |
| T17 |
4927 |
4859 |
0 |
0 |
| T18 |
18982 |
18899 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21480283 |
21304427 |
0 |
2640 |
| T1 |
12382 |
12290 |
0 |
3 |
| T2 |
4087 |
3913 |
0 |
3 |
| T3 |
1877 |
1808 |
0 |
3 |
| T10 |
49974 |
42644 |
0 |
3 |
| T13 |
3905 |
3823 |
0 |
3 |
| T14 |
829 |
749 |
0 |
3 |
| T15 |
7077 |
6912 |
0 |
3 |
| T16 |
5815 |
5729 |
0 |
3 |
| T17 |
4927 |
4856 |
0 |
3 |
| T18 |
18982 |
18881 |
0 |
3 |