Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
879 |
879 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23284960 |
23107987 |
0 |
0 |
| T1 |
4305 |
4122 |
0 |
0 |
| T2 |
10159 |
10097 |
0 |
0 |
| T3 |
44501 |
44446 |
0 |
0 |
| T13 |
5398 |
5239 |
0 |
0 |
| T14 |
356709 |
355627 |
0 |
0 |
| T15 |
4546 |
4466 |
0 |
0 |
| T16 |
6340 |
6247 |
0 |
0 |
| T17 |
154323 |
154233 |
0 |
0 |
| T18 |
1291 |
1196 |
0 |
0 |
| T19 |
3816 |
3650 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23284960 |
23100394 |
0 |
2637 |
| T1 |
4305 |
4116 |
0 |
3 |
| T2 |
10159 |
10094 |
0 |
3 |
| T3 |
44501 |
44443 |
0 |
3 |
| T13 |
5398 |
5233 |
0 |
3 |
| T14 |
356709 |
355588 |
0 |
3 |
| T15 |
4546 |
4463 |
0 |
3 |
| T16 |
6340 |
6244 |
0 |
3 |
| T17 |
154323 |
154230 |
0 |
3 |
| T18 |
1291 |
1193 |
0 |
3 |
| T19 |
3816 |
3644 |
0 |
3 |