Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
881 |
881 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26511860 |
26335810 |
0 |
0 |
| T1 |
2152 |
2079 |
0 |
0 |
| T2 |
8526 |
8465 |
0 |
0 |
| T3 |
7238 |
7138 |
0 |
0 |
| T12 |
11616 |
11450 |
0 |
0 |
| T13 |
3655 |
3521 |
0 |
0 |
| T14 |
858 |
780 |
0 |
0 |
| T15 |
38103 |
38047 |
0 |
0 |
| T16 |
7843 |
7792 |
0 |
0 |
| T17 |
2987 |
2873 |
0 |
0 |
| T18 |
18790 |
18714 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26511860 |
26328256 |
0 |
2643 |
| T1 |
2152 |
2076 |
0 |
3 |
| T2 |
8526 |
8462 |
0 |
3 |
| T3 |
7238 |
7135 |
0 |
3 |
| T12 |
11616 |
11444 |
0 |
3 |
| T13 |
3655 |
3515 |
0 |
3 |
| T14 |
858 |
777 |
0 |
3 |
| T15 |
38103 |
38044 |
0 |
3 |
| T16 |
7843 |
7789 |
0 |
3 |
| T17 |
2987 |
2867 |
0 |
3 |
| T18 |
18790 |
18711 |
0 |
3 |