Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
873 |
873 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21955557 |
21792773 |
0 |
0 |
| T1 |
2939 |
2845 |
0 |
0 |
| T2 |
44776 |
44717 |
0 |
0 |
| T3 |
13384 |
13300 |
0 |
0 |
| T4 |
82446 |
82339 |
0 |
0 |
| T5 |
27675 |
27594 |
0 |
0 |
| T9 |
76445 |
62785 |
0 |
0 |
| T12 |
60527 |
60433 |
0 |
0 |
| T13 |
10094 |
10040 |
0 |
0 |
| T14 |
7411 |
7330 |
0 |
0 |
| T15 |
12191 |
12110 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21955557 |
21785774 |
0 |
2619 |
| T1 |
2939 |
2842 |
0 |
3 |
| T2 |
44776 |
44714 |
0 |
3 |
| T3 |
13384 |
13297 |
0 |
3 |
| T4 |
82446 |
82306 |
0 |
3 |
| T5 |
27675 |
27591 |
0 |
3 |
| T9 |
76445 |
62242 |
0 |
3 |
| T12 |
60527 |
60430 |
0 |
3 |
| T13 |
10094 |
10037 |
0 |
3 |
| T14 |
7411 |
7327 |
0 |
3 |
| T15 |
12191 |
12107 |
0 |
3 |