Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
876 |
876 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25622856 |
25461854 |
0 |
0 |
| T1 |
14122 |
14072 |
0 |
0 |
| T2 |
7365 |
7267 |
0 |
0 |
| T3 |
52579 |
52489 |
0 |
0 |
| T4 |
5112 |
5052 |
0 |
0 |
| T5 |
6332 |
6251 |
0 |
0 |
| T15 |
2401 |
2325 |
0 |
0 |
| T16 |
8774 |
8693 |
0 |
0 |
| T17 |
42793 |
42433 |
0 |
0 |
| T18 |
1654 |
1581 |
0 |
0 |
| T19 |
258126 |
258044 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25622856 |
25454870 |
0 |
2628 |
| T1 |
14122 |
14069 |
0 |
3 |
| T2 |
7365 |
7264 |
0 |
3 |
| T3 |
52579 |
52486 |
0 |
3 |
| T4 |
5112 |
5049 |
0 |
3 |
| T5 |
6332 |
6248 |
0 |
3 |
| T15 |
2401 |
2322 |
0 |
3 |
| T16 |
8774 |
8690 |
0 |
3 |
| T17 |
42793 |
42400 |
0 |
3 |
| T18 |
1654 |
1578 |
0 |
3 |
| T19 |
258126 |
258041 |
0 |
3 |