Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
876 |
876 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21179842 |
21017954 |
0 |
0 |
| T1 |
38035 |
37864 |
0 |
0 |
| T2 |
137621 |
136067 |
0 |
0 |
| T3 |
5427 |
5356 |
0 |
0 |
| T4 |
2218 |
2137 |
0 |
0 |
| T11 |
5571 |
5494 |
0 |
0 |
| T12 |
5871 |
5777 |
0 |
0 |
| T13 |
7146 |
7087 |
0 |
0 |
| T14 |
4133 |
4060 |
0 |
0 |
| T15 |
1772 |
1714 |
0 |
0 |
| T16 |
7140 |
7055 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21179842 |
21011048 |
0 |
2628 |
| T1 |
38035 |
37858 |
0 |
3 |
| T2 |
137621 |
136010 |
0 |
3 |
| T3 |
5427 |
5353 |
0 |
3 |
| T4 |
2218 |
2134 |
0 |
3 |
| T11 |
5571 |
5491 |
0 |
3 |
| T12 |
5871 |
5774 |
0 |
3 |
| T13 |
7146 |
7084 |
0 |
3 |
| T14 |
4133 |
4057 |
0 |
3 |
| T15 |
1772 |
1711 |
0 |
3 |
| T16 |
7140 |
7052 |
0 |
3 |