Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
877 |
877 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22567692 |
22410400 |
0 |
0 |
| T1 |
133580 |
133497 |
0 |
0 |
| T2 |
82724 |
82650 |
0 |
0 |
| T3 |
6098 |
6032 |
0 |
0 |
| T4 |
10969 |
10909 |
0 |
0 |
| T5 |
7988 |
7927 |
0 |
0 |
| T6 |
5692 |
5613 |
0 |
0 |
| T14 |
957 |
883 |
0 |
0 |
| T15 |
11443 |
11392 |
0 |
0 |
| T16 |
9345 |
9215 |
0 |
0 |
| T17 |
10583 |
10505 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22567692 |
22403677 |
0 |
2631 |
| T1 |
133580 |
133494 |
0 |
3 |
| T2 |
82724 |
82647 |
0 |
3 |
| T3 |
6098 |
6029 |
0 |
3 |
| T4 |
10969 |
10906 |
0 |
3 |
| T5 |
7988 |
7924 |
0 |
3 |
| T6 |
5692 |
5610 |
0 |
3 |
| T14 |
957 |
880 |
0 |
3 |
| T15 |
11443 |
11389 |
0 |
3 |
| T16 |
9345 |
9209 |
0 |
3 |
| T17 |
10583 |
10502 |
0 |
3 |