Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
870 |
870 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21223472 |
21067684 |
0 |
0 |
| T1 |
5545 |
5494 |
0 |
0 |
| T2 |
4277 |
4080 |
0 |
0 |
| T3 |
1384 |
1315 |
0 |
0 |
| T4 |
78207 |
78138 |
0 |
0 |
| T5 |
181486 |
181419 |
0 |
0 |
| T14 |
1275 |
1187 |
0 |
0 |
| T15 |
104768 |
104673 |
0 |
0 |
| T16 |
1153 |
1066 |
0 |
0 |
| T17 |
2604 |
2455 |
0 |
0 |
| T18 |
8250 |
8193 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21223472 |
21060955 |
0 |
2610 |
| T1 |
5545 |
5491 |
0 |
3 |
| T2 |
4277 |
4074 |
0 |
3 |
| T3 |
1384 |
1312 |
0 |
3 |
| T4 |
78207 |
78135 |
0 |
3 |
| T5 |
181486 |
181416 |
0 |
3 |
| T14 |
1275 |
1184 |
0 |
3 |
| T15 |
104768 |
104670 |
0 |
3 |
| T16 |
1153 |
1063 |
0 |
3 |
| T17 |
2604 |
2449 |
0 |
3 |
| T18 |
8250 |
8190 |
0 |
3 |