Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
21829495 |
21659807 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21829495 |
21659807 |
0 |
0 |
| T1 |
101340 |
100375 |
0 |
0 |
| T2 |
9226 |
9156 |
0 |
0 |
| T3 |
151217 |
149779 |
0 |
0 |
| T13 |
12740 |
12677 |
0 |
0 |
| T14 |
6736 |
6671 |
0 |
0 |
| T15 |
85790 |
85739 |
0 |
0 |
| T16 |
11895 |
11826 |
0 |
0 |
| T17 |
45094 |
44967 |
0 |
0 |
| T18 |
12220 |
12122 |
0 |
0 |
| T19 |
3547 |
3404 |
0 |
0 |