Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
880 |
880 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21829495 |
21659807 |
0 |
0 |
| T1 |
101340 |
100375 |
0 |
0 |
| T2 |
9226 |
9156 |
0 |
0 |
| T3 |
151217 |
149779 |
0 |
0 |
| T13 |
12740 |
12677 |
0 |
0 |
| T14 |
6736 |
6671 |
0 |
0 |
| T15 |
85790 |
85739 |
0 |
0 |
| T16 |
11895 |
11826 |
0 |
0 |
| T17 |
45094 |
44967 |
0 |
0 |
| T18 |
12220 |
12122 |
0 |
0 |
| T19 |
3547 |
3404 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21829495 |
21652463 |
0 |
2640 |
| T1 |
101340 |
100336 |
0 |
3 |
| T2 |
9226 |
9153 |
0 |
3 |
| T3 |
151217 |
149725 |
0 |
3 |
| T13 |
12740 |
12674 |
0 |
3 |
| T14 |
6736 |
6668 |
0 |
3 |
| T15 |
85790 |
85736 |
0 |
3 |
| T16 |
11895 |
11823 |
0 |
3 |
| T17 |
45094 |
44934 |
0 |
3 |
| T18 |
12220 |
12119 |
0 |
3 |
| T19 |
3547 |
3398 |
0 |
3 |