Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
879 |
879 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23490671 |
23321555 |
0 |
0 |
| T1 |
6048 |
5989 |
0 |
0 |
| T2 |
3946 |
3873 |
0 |
0 |
| T3 |
3864 |
3776 |
0 |
0 |
| T4 |
14375 |
14226 |
0 |
0 |
| T12 |
4534 |
4453 |
0 |
0 |
| T13 |
7159 |
7072 |
0 |
0 |
| T14 |
1312 |
1169 |
0 |
0 |
| T15 |
15276 |
15135 |
0 |
0 |
| T16 |
13739 |
13683 |
0 |
0 |
| T17 |
30258 |
30202 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23490671 |
23314268 |
0 |
2637 |
| T1 |
6048 |
5986 |
0 |
3 |
| T2 |
3946 |
3870 |
0 |
3 |
| T3 |
3864 |
3773 |
0 |
3 |
| T4 |
14375 |
14220 |
0 |
3 |
| T12 |
4534 |
4450 |
0 |
3 |
| T13 |
7159 |
7069 |
0 |
3 |
| T14 |
1312 |
1163 |
0 |
3 |
| T15 |
15276 |
15129 |
0 |
3 |
| T16 |
13739 |
13680 |
0 |
3 |
| T17 |
30258 |
30199 |
0 |
3 |