Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
878 |
878 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20729319 |
20570142 |
0 |
0 |
| T1 |
5289 |
5174 |
0 |
0 |
| T2 |
2647 |
2523 |
0 |
0 |
| T3 |
1917 |
1838 |
0 |
0 |
| T4 |
8472 |
8379 |
0 |
0 |
| T5 |
267712 |
267230 |
0 |
0 |
| T11 |
2216 |
2118 |
0 |
0 |
| T12 |
3760 |
3577 |
0 |
0 |
| T13 |
7074 |
6943 |
0 |
0 |
| T14 |
9141 |
9045 |
0 |
0 |
| T15 |
902 |
821 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20729319 |
20563242 |
0 |
2634 |
| T1 |
5289 |
5168 |
0 |
3 |
| T2 |
2647 |
2517 |
0 |
3 |
| T3 |
1917 |
1835 |
0 |
3 |
| T4 |
8472 |
8376 |
0 |
3 |
| T5 |
267712 |
267212 |
0 |
3 |
| T11 |
2216 |
2115 |
0 |
3 |
| T12 |
3760 |
3571 |
0 |
3 |
| T13 |
7074 |
6937 |
0 |
3 |
| T14 |
9141 |
9042 |
0 |
3 |
| T15 |
902 |
818 |
0 |
3 |