Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
884 |
884 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19852439 |
19695412 |
0 |
0 |
| T1 |
3061 |
3005 |
0 |
0 |
| T2 |
6195 |
6115 |
0 |
0 |
| T3 |
8342 |
8257 |
0 |
0 |
| T4 |
7091 |
7027 |
0 |
0 |
| T11 |
23846 |
23791 |
0 |
0 |
| T12 |
1169 |
1103 |
0 |
0 |
| T13 |
6712 |
6636 |
0 |
0 |
| T14 |
5491 |
5396 |
0 |
0 |
| T15 |
3666 |
3568 |
0 |
0 |
| T16 |
4290 |
4235 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19852439 |
19688530 |
0 |
2652 |
| T1 |
3061 |
3002 |
0 |
3 |
| T2 |
6195 |
6112 |
0 |
3 |
| T3 |
8342 |
8254 |
0 |
3 |
| T4 |
7091 |
7024 |
0 |
3 |
| T11 |
23846 |
23788 |
0 |
3 |
| T12 |
1169 |
1100 |
0 |
3 |
| T13 |
6712 |
6633 |
0 |
3 |
| T14 |
5491 |
5393 |
0 |
3 |
| T15 |
3666 |
3565 |
0 |
3 |
| T16 |
4290 |
4232 |
0 |
3 |