Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
883 |
883 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22770480 |
22594658 |
0 |
0 |
| T1 |
5151 |
5027 |
0 |
0 |
| T2 |
95147 |
95086 |
0 |
0 |
| T3 |
4507 |
4421 |
0 |
0 |
| T4 |
2788 |
2734 |
0 |
0 |
| T12 |
2516 |
2459 |
0 |
0 |
| T13 |
6155 |
6074 |
0 |
0 |
| T14 |
3053 |
2980 |
0 |
0 |
| T15 |
5248 |
5193 |
0 |
0 |
| T16 |
75014 |
74947 |
0 |
0 |
| T17 |
2773 |
2676 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22770480 |
22587098 |
0 |
2649 |
| T1 |
5151 |
5021 |
0 |
3 |
| T2 |
95147 |
95083 |
0 |
3 |
| T3 |
4507 |
4418 |
0 |
3 |
| T4 |
2788 |
2731 |
0 |
3 |
| T12 |
2516 |
2456 |
0 |
3 |
| T13 |
6155 |
6071 |
0 |
3 |
| T14 |
3053 |
2977 |
0 |
3 |
| T15 |
5248 |
5190 |
0 |
3 |
| T16 |
75014 |
74944 |
0 |
3 |
| T17 |
2773 |
2673 |
0 |
3 |