Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
882 |
882 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20879414 |
20710494 |
0 |
0 |
| T1 |
99799 |
99722 |
0 |
0 |
| T2 |
6716 |
6576 |
0 |
0 |
| T3 |
12990 |
12915 |
0 |
0 |
| T4 |
11872 |
11728 |
0 |
0 |
| T14 |
6102 |
6049 |
0 |
0 |
| T15 |
129928 |
129867 |
0 |
0 |
| T16 |
7892 |
7797 |
0 |
0 |
| T17 |
9191 |
9109 |
0 |
0 |
| T18 |
2533 |
2476 |
0 |
0 |
| T19 |
9698 |
9642 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20879414 |
20703135 |
0 |
2646 |
| T1 |
99799 |
99719 |
0 |
3 |
| T2 |
6716 |
6570 |
0 |
3 |
| T3 |
12990 |
12912 |
0 |
3 |
| T4 |
11872 |
11722 |
0 |
3 |
| T14 |
6102 |
6046 |
0 |
3 |
| T15 |
129928 |
129864 |
0 |
3 |
| T16 |
7892 |
7794 |
0 |
3 |
| T17 |
9191 |
9106 |
0 |
3 |
| T18 |
2533 |
2473 |
0 |
3 |
| T19 |
9698 |
9639 |
0 |
3 |