Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
882 |
882 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24375491 |
24208297 |
0 |
0 |
| T1 |
10095 |
9957 |
0 |
0 |
| T2 |
40432 |
40372 |
0 |
0 |
| T3 |
10023 |
9881 |
0 |
0 |
| T4 |
102733 |
102033 |
0 |
0 |
| T5 |
3783 |
3727 |
0 |
0 |
| T14 |
3310 |
3258 |
0 |
0 |
| T15 |
5856 |
5756 |
0 |
0 |
| T16 |
211557 |
210701 |
0 |
0 |
| T17 |
3417 |
3333 |
0 |
0 |
| T18 |
4903 |
4811 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24375491 |
24201070 |
0 |
2646 |
| T1 |
10095 |
9951 |
0 |
3 |
| T2 |
40432 |
40369 |
0 |
3 |
| T3 |
10023 |
9875 |
0 |
3 |
| T4 |
102733 |
102006 |
0 |
3 |
| T5 |
3783 |
3724 |
0 |
3 |
| T14 |
3310 |
3255 |
0 |
3 |
| T15 |
5856 |
5753 |
0 |
3 |
| T16 |
211557 |
210668 |
0 |
3 |
| T17 |
3417 |
3330 |
0 |
3 |
| T18 |
4903 |
4808 |
0 |
3 |