Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
880 |
880 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23916627 |
23757412 |
0 |
0 |
| T1 |
11051 |
10960 |
0 |
0 |
| T2 |
9018 |
8920 |
0 |
0 |
| T3 |
295867 |
294473 |
0 |
0 |
| T4 |
132440 |
132381 |
0 |
0 |
| T5 |
2381 |
2330 |
0 |
0 |
| T14 |
839 |
763 |
0 |
0 |
| T15 |
2426 |
2331 |
0 |
0 |
| T16 |
11015 |
10919 |
0 |
0 |
| T17 |
1144 |
1091 |
0 |
0 |
| T18 |
7363 |
7269 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23916627 |
23750470 |
0 |
2640 |
| T1 |
11051 |
10957 |
0 |
3 |
| T2 |
9018 |
8917 |
0 |
3 |
| T3 |
295867 |
294416 |
0 |
3 |
| T4 |
132440 |
132378 |
0 |
3 |
| T5 |
2381 |
2327 |
0 |
3 |
| T14 |
839 |
760 |
0 |
3 |
| T15 |
2426 |
2328 |
0 |
3 |
| T16 |
11015 |
10916 |
0 |
3 |
| T17 |
1144 |
1088 |
0 |
3 |
| T18 |
7363 |
7266 |
0 |
3 |