Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
882 |
882 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20680678 |
20518595 |
0 |
0 |
| T1 |
26329 |
26229 |
0 |
0 |
| T2 |
2847 |
2748 |
0 |
0 |
| T3 |
746 |
675 |
0 |
0 |
| T4 |
7484 |
7403 |
0 |
0 |
| T5 |
10679 |
10532 |
0 |
0 |
| T6 |
7482 |
7394 |
0 |
0 |
| T12 |
3227 |
3134 |
0 |
0 |
| T13 |
14323 |
14240 |
0 |
0 |
| T14 |
133070 |
132394 |
0 |
0 |
| T15 |
4240 |
4101 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20680678 |
20511491 |
0 |
2646 |
| T1 |
26329 |
26226 |
0 |
3 |
| T2 |
2847 |
2745 |
0 |
3 |
| T3 |
746 |
672 |
0 |
3 |
| T4 |
7484 |
7400 |
0 |
3 |
| T5 |
10679 |
10526 |
0 |
3 |
| T6 |
7482 |
7391 |
0 |
3 |
| T12 |
3227 |
3131 |
0 |
3 |
| T13 |
14323 |
14237 |
0 |
3 |
| T14 |
133070 |
132364 |
0 |
3 |
| T15 |
4240 |
4095 |
0 |
3 |