Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
881 |
881 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26334744 |
26158554 |
0 |
0 |
| T1 |
59917 |
59843 |
0 |
0 |
| T2 |
6831 |
6778 |
0 |
0 |
| T3 |
4941 |
4849 |
0 |
0 |
| T4 |
2076 |
2002 |
0 |
0 |
| T14 |
49147 |
49072 |
0 |
0 |
| T15 |
3404 |
3265 |
0 |
0 |
| T16 |
9061 |
8978 |
0 |
0 |
| T17 |
7226 |
7136 |
0 |
0 |
| T18 |
7852 |
7793 |
0 |
0 |
| T19 |
7086 |
7018 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26334744 |
26150874 |
0 |
2643 |
| T1 |
59917 |
59840 |
0 |
3 |
| T2 |
6831 |
6775 |
0 |
3 |
| T3 |
4941 |
4846 |
0 |
3 |
| T4 |
2076 |
1999 |
0 |
3 |
| T14 |
49147 |
49069 |
0 |
3 |
| T15 |
3404 |
3259 |
0 |
3 |
| T16 |
9061 |
8975 |
0 |
3 |
| T17 |
7226 |
7133 |
0 |
3 |
| T18 |
7852 |
7790 |
0 |
3 |
| T19 |
7086 |
7015 |
0 |
3 |