Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
24765045 |
24593466 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24765045 |
24593466 |
0 |
0 |
| T1 |
39353 |
38447 |
0 |
0 |
| T2 |
3604 |
3540 |
0 |
0 |
| T3 |
1673 |
1524 |
0 |
0 |
| T4 |
5955 |
5900 |
0 |
0 |
| T5 |
90461 |
90089 |
0 |
0 |
| T14 |
3149 |
2960 |
0 |
0 |
| T15 |
30197 |
30061 |
0 |
0 |
| T16 |
24683 |
24621 |
0 |
0 |
| T17 |
19357 |
19211 |
0 |
0 |
| T18 |
16519 |
16408 |
0 |
0 |